# **Lab 1: Digital Logic Gates and Boolean Functions**

## F. Data Sheet

#### F.1 Introduction to Basic Logic Gates



Figure F.1.1: Pin configurations of gates in ICs

| Input | AND | OR | NAND | XOR | NOR_ |
|-------|-----|----|------|-----|------|
| 0 0   | 0   | 0  | 1    | 0   | 1    |
| 0 1   | 0   | 1  | 1    | 1   | 0    |
| 1 0   | 0   | 1  | 1    | 1   | 0    |
| 11    | 1   | 1  | 0    | 0   | 0    |

| Input | NOŢ |  |
|-------|-----|--|
| 0     | 1   |  |
| 1     | 0   |  |

Table F.1.1: Truth Table of Logic Gates

#### F.2 Constructing 3-input AND & OR gates from 2-input AND & OR gates

| АВС   | F = ABC | F = A+B+C |
|-------|---------|-----------|
| 000   | 0       | 0         |
| 0 0 1 | 0       | 1         |
| 0 1 0 | 0       | 1         |
| 0 1 1 | 0       | 1         |
| 100   | 0       | 1         |
| 1 0 1 | 0       | 1         |
| 110   | 0       | 1         |
| 111   | 1       | 1         |

Table F.2.1: Truth Tables for 3-input AND and OR

$$F = ABC = A(BC) = (AB)C$$

$$F = A+B+C = A+(B+C) = (A+B)+C$$

Table F.2.2: Expressing 3-input gates as 2-input gates using associative law.



Figure F.2.1: Extension of inputs of AND and OR gates

### F.3 Implementation of Boolean Functions

| АВС   | $I_1 = A'C$ | $I_2 = AB'$ | Із = ВС | <b>=</b> I1+ I2 + <b>1</b> 3 |
|-------|-------------|-------------|---------|------------------------------|
| 0 0 0 | 0           | 0           | 0       | 0                            |
| 0 0 1 | 1           | 0           | 0       | 1                            |
| 0 1 0 | 0           | 0           | 0       | 0                            |
| 0 1 1 | 1           | 0           | 1       | 1                            |
| 100   | 0           | 1           | 0       | 1                            |
| 101   | 0           | 1           | 0       | 1                            |
| 110   | 0           | 0           | 0       | 0                            |
| 111   | 0           | 0           | 1       | 1                            |

Figure F.3.1: Truth Table for the given Boolean Function



Figure F.3.1: Logic Diagram for the given Boolean Function

#### Attachment:

- Attach the screenshots /image of the simulations below
   Attach the required logic Diagrams with proper figure name and labeling below.



F.1.1



F.2.1



F.3.1